

## Indian Institute of Technology Jodhpur Office of Research and Development

Advt. No.: IITJ/R&D/2018-19/02 18 April 2018

## **Project Recruitment**

Applications are invited from the citizen of India for filling up the following temporary position in the sponsored project at this Institute. The position is purely temporary, initially for a period of 01 Year, and extendable but co-terminus with the duration of the project, on contractual basis with consolidated pay. The requisite qualification, experience and others details are given below:

| 1. | Project No.                      | S/Deity/SP/20150009                                                                                                                                                                                                                                                                                                      |
|----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2. | Project Title                    | Special Manpower Development Program for Chips to System Design (SMDP-C2SD).                                                                                                                                                                                                                                             |
| 3. | Name of the Project Investigator | Shree Prakash Tiwari                                                                                                                                                                                                                                                                                                     |
| 4. | Duration                         | 1 Year<br>(Extendable up to Project Duration as per Performance)                                                                                                                                                                                                                                                         |
| 5. | Name of the Post                 | Project Associate                                                                                                                                                                                                                                                                                                        |
| 6. | Post(s)                          | 01                                                                                                                                                                                                                                                                                                                       |
| 7. | Consolidate Pay                  | Rs.20,000/- (Consolidated)                                                                                                                                                                                                                                                                                               |
| 8. | Qualification and Experience     | Essential Qualification: B.E. / B. Tech in EE/ECE/C SE or equivalent with first class or similar grade. Desired Qualification: Exposure to Xilinx (Verilog, VHDL), FPGA implementation related projects. Also knowledge of basic Analog and Digital Circuit design is required.                                          |
| 9. | Brief description of Project     | This project involves contribution in a Cluster Project of SMDP-C2SD which is designing blocks as PLL and SRAM. Apart from that, for the individual project, SoC for a sensor signal conditioning circuit for environment monitoring is being designed. The circuitry will finally be implemented through FPGA and ASIC. |

The candidates possessing the requisite qualification and experience should apply through **ONLINE** process up to **02** *May* **2018**. After the submission of the online application, applicant are required to take the printout of the application and send the application along with all self-attested relevant supporting documents by post to the Institute at the address given below:

Officer In-charge
Office of Research & Development,
Indian Institute of Technology Jodhpur,
NH-65, Nagaur Road,
Karwad,
Jodhpur – 342037, Rajasthan

The application must reach the Institute on or before to *09 May 2018*. Application received after the due date shall not be considered.

## **General Instructions to Applicant(s)**

| 1.  | The post(s) is purely temporary and contractual for a period of 01 Year, and extension based on satisfactory performance, but co-terminus with the duration of the project                                                                                                                                                                                                     |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2.  | Application which is incomplete, not in prescribed format, without photograph or unsigned will be summarily rejected.                                                                                                                                                                                                                                                          |  |
| 3.  | Certificate in support of experience should be in proper format i.e. it should be on the organizations letter head, bear the date of issue, specific period of work, name and designation of the issuing authority along with his signature.                                                                                                                                   |  |
| 4.  | The Institute reserves the right to: (a) conduct written/trade tests for such posts wherever if the circumstances so warrant (b) not filling any of the advertised positions (c) fill consequential vacancies arising at the time of interview from available candidates. The number of positions is thus open to change.                                                      |  |
| 5.  | The Institute shall verify the antecedents or documents submitted by a candidate at the time of appointment or during the tenure of the service. In case, it is detected that the documents submitted by the candidates are fake or the candidate has a clandestine antecedents/background and has suppressed the said information, then his/her services shall be terminated. |  |
| 6.  | No TA/DA shall be paid to the candidates for attending the interview.                                                                                                                                                                                                                                                                                                          |  |
| 7.  | No correspondence will be entertained from candidates regarding interview and reasons for not being called for interview.                                                                                                                                                                                                                                                      |  |
| 8.  | Canvassing in any form will be a disqualification.                                                                                                                                                                                                                                                                                                                             |  |
| 9.  | No interim correspondence will be entertained.                                                                                                                                                                                                                                                                                                                                 |  |
| 10. | Postal delay will not be entertained.                                                                                                                                                                                                                                                                                                                                          |  |